### Unit 3: Instruction Cycle

#### **Contents:**

#### Instruction Cycle, Machine Cycle and T-states

□Machine Cycle of 8085 Microprocessor: op-code fetch, memory read, memory write, I/O read, I/O write, interrupt

#### Fetch and Execute Operation, Timing Diagram

☐Timing Diagram of MOV, MVI, IN, OUT, LDA, STA

Memory Interfacing and Generation of Chip Select Signal

# Instruction Cycle, Machine Cycle and T-states

#### **❖**T-state

☐ It is the time period of a single cycle of the clock frequency.

#### **❖**Machine Cycle

- ☐ The number of T-states required performing a read or a write operation either from memory or I/O.
- ☐ A machine cycle may consist of three to six T-states.

#### Instruction Cycle

☐ It is the total number of machine cycles required to execute a complete instruction.

# Instruction Cycle, Machine Cycle and T-states



Fig. 1.4 Relation between instruction cycle, machine cycle and T-state

#### Machine Cycles of 8085 µP

#### I. Op-code fetch cycle

- ☐ The MP uses this cycle to take the op-code of an instruction from the memory location to processor.
- ☐ The op-code is taken from memory and transferred to instruction register for decoding and execution.
- $\Box$  The time required to complete this cycle is 4 to 6 T-states.

#### II. Memory read cycle

- ☐ The MP executes these cycles to read data from memory.
- ☐ The address of memory location is given by instruction.
- ☐ The time required to complete the memory read cycle is 3 T-states.

#### III. Memory write cycle

- ☐ The MP executes these cycles to write data to memory.
- ☐ The address of memory is given by instructions.
- ☐ The time required to complete the memory write cycle is 3 T-states.

#### Machine Cycles of 8085 µP

#### IV. I/O read cycle

- ☐ The MP executes these cycles to read data from I/O devices.
- ☐ The address of I/O port is given by instruction.
- ☐ The time required to complete the I/O read cycle is 3 T-states.

#### V. I/O write cycle

- ☐ The MP executes these cycles to write data into I/O devices.
- $\Box$  The address of I/O port is given by instruction.
- ☐ The time required to complete the I/O write cycle is 3 T-states.

#### VI. Interrupt acknowledge cycle

- ☐ In the response to interrupt request input **INTR**, the MP executes these cycles to get information from the interrupting devices.
- $\Box$  The time required to complete this cycle is 3 T-states.

#### **Clock Signal**

- ❖The 8085 divides the clock frequency provided at X1 and X2 inputs by 2, which is called **operating frequency**.
- ❖All the operations within the Instruction Cycle of 8085 are synchronized with this operating frequency.
- ❖Therefore in the timing diagram operating frequency clock is shown on the top and then the signals are shown with reference to operating frequency clock.
- ❖Ideally, the clock signal should be square wave with zero rise time and fall time, as shown in the figure. But in practice, we don't get zero rise time and fall time.
- ❖Therefore the clock and other signals are always shown with finite rise and fall times. Fig. 1.5. shows the practical way of representing clock signal.

### **Clock Signal**



Fig. 1.5 Clock signal representation

### Single Signal

❖Single signal is represented by a line. It may have status either logic o or logic 1 or tri-state. The change in the state of the signal takes finite time and hence the state change of signal is represented with finite rise time and fall time, as shown in the Fig. 1.6.



Fig. 1.6 Single signal representation

**Group of signals** is also called **a bus** e.g. address bus and data bus. To avoid complications in the timing diagram these signal are grouped and shown in the form of block as shown in Fig. 1.7.



Fig. 1.7 Group of signals representation

- ❖In the group representation individual state is not considered, but the group state is considered. Change in state of single signal changes the state of group.
- ❖It is represented by the cross as shown the Fig. 1.7.
- ❖The tri-state condition of the group signals is shown by dotted lines.
- Two straight lines represent valid state/stable state.

- ❖In microprocessor systems, activation of signal/signals depends on the state of other signal/signals. Such situations are shown in the timing diagrams with the help of specific symbols.
- There are four possibilities:
  - □Activation of a signal with the change in state of other signal.
  - □Activation of a signal with the Change in state of other signals.
  - □Activation of signals with the change in state of other signal.
  - □Activation of signals with the change in state of other signals.

❖ Fig. 1.8 shows the representation of dependence of the signal/signals, in the timing diagram.



Fig. 1.8 (a) Activation of signal with the change in state of other signal

Fig. 1.8 (b) Activation of signal with the change in state of other signal

### Signal Timings

- ❖In the Instruction Cycle of 8085 microprocessor, signals are activated at specific instant for specific time period.
- Once we understand this, it is very easy to draw timing diagrams.
- The following section explains when the signals are activated and for what period they remain in active state.

#### ALE (Address Latch Enable)

- This signal is active high signal.
- ❖It is activated in the beginning of the T1 state of each machine cycle, except bus idle machine cycle, and it remains active in the T1 state as shown in the Fig. 1.9.



### A<sub>0</sub>-A7 (Lower byte address)

❖The lower byte of address is available on the multiplexed address/data bus  $(AD_0 - AD_7)$  during **T1 state** of each machine cycle, except bus idle machine cycle, as shown in Fig. 1.10.



Fig. 1.10 Lower address on the multiplexed bus

### D<sub>0</sub>-D<sub>7</sub> (Data Bus)

- ❖The data from memory or I/O device and from microprocessor to memory or I/O device is transferred during T2 and T3-states.
- ❖It is important to note that in **read machine cycle**, data will appear on the data bus during the **later part of the T2-state**, as shown in the Fig. 1.11.
- ❖ Whereas in write cycle data will appear on the data bus at the beginning of the T2-state, as shown in the Fig. 1.11.



### D<sub>0</sub>-D<sub>7</sub> (Data Bus)

- ❖To read data from memory or I/O device it is necessary to select memory or I/O device.
- ❖After selection, device will put the data from, selected location on the data bus.
- ❖This action needs finite time. This time is referred to as 'access time'.
- ❖In case, of write cycle, data is available in the registers of the microprocessor and it can put that data on the data bus with **zero access time**.

### $A_8 - A_{15}$ (Higher byte address)

❖ The higher byte of address is available on the  $A_8$  −  $A_{15}$  bus during T1, T2 and T3 − states of each machine cycle, except **bus idle** machine cycle, as shown in Fig. 1.12.





19

- ❖ These signals are called **status signals**.
- ❖ They decide the type of machine cycle to be executed.
- They are activated at the beginning of T1-state of each machine cycle and remain active till the end of the machine/cycle.
  Compiled by Er. Yatru Harsha Hiski

#### $\overline{RD}$ and $\overline{WR}$

- ❖These signals decide the direction of the data transfer.
- ❖When RD signal is active, data is transmitted from memory or I/O device to the microprocessor.
- ❖When WR signal is active, data is transmitted from microprocessor to the memory or I/O device.
- ❖Both signals are never active at a time.
- ❖As we know data transfer in Instruction Cycle of 8085 takes place during T2 and T3, these signals are activated during T2 and T3, as shown in the Fig. 1.14.

#### $\overline{RD}$ and $\overline{WR}$



Fig. 1.14 RD and WR signals

## RULES TO IDENTIFY NUMBER OF MACHINE CYCLES IN AN INSTRUCTION

- ❖ If an addressing mode is direct, immediate or implicit then No. of machine cycles = No. of bytes.
- ❖ If the addressing mode is indirect then No. of machine cycles = No. of bytes + 1. Add +1 to the No. of machine cycles if it is memory read/write operation.
- ❖ If the operand is 8-bit or 16-bit address then, No. of machine cycles = No. of bytes +1.
- ❖ These rules are applicable to 80% of the instructions of 8085.

### Introduction to the Timing Diagram

❖Timing Diagram is a graphical representation of the instruction execution in steps with respect to the time (clock signal). It represents the execution time taken by each instruction in a graphical format. The execution time is represented in T-states. The different types of cycles used in the timing diagram representation are as follows:

#### **❖Instruction Cycle:**

Instruction cycle is defined as the time required completing the execution of an instruction. The  $8085 \mu P$  instruction cycle consists of one to five m/c cycles or one to five operations.

#### **❖**Machine Cycle:

Machine cycle is defined as the time required completing the operation of accessing memory or input/output. In 8085  $\mu$ P, m/c cycle may consists of three to six timing state (T - state)

#### **❖** T-State:

T State is defined as one subdivision of the operation performed in one clock period. These subdivisions are internal states synchronized with the system clock.

### Introduction to the Timing Diagram



#### Machine Cycles of Microprocessor 8085

- ♦ Opcode fetch cycle (4T/6T)
- ❖Memory read cycle (3 T)
- ❖Memory write cycle (3 T)
- ❖I/O read cycle (3 T)
- ❖I/O write cycle (3 T)
- ❖ Halt state machine cycle
- ❖Interrupt acknowledge machine cycle

### **Machine Cycles**

| Machine Cycle | Status Signals  |    |    | <b>Control Signals</b> |    |      |
|---------------|-----------------|----|----|------------------------|----|------|
|               | IO/M            | S1 | So | RD                     | WR | ĪNTĀ |
| Opcode Fetch  | 0               | 1  | 1  | 0                      | 1  | 1    |
| Memory Read   | 0               | 1  | 0  | 0                      | 1  | 1    |
| Memory Write  | 0               | 0  | 1  | 1                      | 0  | 1    |
| IO Read       | 1               | 1  | 0  | 0                      | 1  | 1    |
| IO Write      | 1               | 0  | 1  | 1                      | 0  | 1    |
| INTR ACK      | 1               | 1  | 1  | 1                      | 1  | 0    |
| Bus Idle      | O Compiled by I | 0  | 0  | 1                      | 1  | 1    |

7/2/2024

Compiled by Er. Yatru Harsha Hiski

### **Machine Cycles**

| S No | Instruction | No: of<br>machine<br>cycles | Machine<br>cycle - 1 | Machine<br>cycle - 2 | Machine<br>cycle - 3 | Machine<br>cycle - 4 |
|------|-------------|-----------------------------|----------------------|----------------------|----------------------|----------------------|
| 1    | MOV A,B     | 1                           | OF                   | _                    | _                    | _                    |
| 2    | MVI A, 50H  | 2                           | OF                   | MR                   | _                    | _                    |
| 3    | LDA 5000H   | 4                           | OF                   | MR                   | MR                   | MR                   |
| 4    | STA 5000H   | 4                           | OF                   | MR                   | MR                   | MW                   |
| 5    | IN 80H      | 3                           | OF                   | MR                   | IOR                  | _                    |
| 6    | OUT 80H     | 3                           | OF                   | MR                   | IOW                  | _                    |

### Memory Read & Memory Write Timing Diagram in 8085





# Opcode Fetch Timing Diagram in 8085 Timing Diagram of MOV instruction



PC = 1000H 8085 C= 24H



- MOV B,C executions needs only opcode fetch machine cycle.
- ❖ So, After instruction, B = 24H



# Timing Diagram of MVI instruction in 8085



### Timing Diagram of LDA instruction in 8085



- LDA 8000H executions needs opcode fetch and Three Memory Read machine cycles.
- So, After instruction, Accumulator A = 55H will get copied from 8000H Address.



### Timing Diagram of STA instruction in 8085



- STA 8000H executions needs opcode fetch, Memory Read, Memory Read & Memory write machine cycles.
- ❖ So, After instruction, Accumulator A = 55H will get copied to 8000H Address.



### Timing Diagram of IN instruction in 8085







- IN 05H executions needs opcode fetch, Memory Read & IO Read machine cycle.
- So, After instruction, Accumulator will get copied from 05H port Address.



### Timing Diagram of OUT instruction in 8085

OUT (8 bit Port Address = 05H) [Opcode =D3H]



- OUT 05H executions needs opcode fetch, Memory Read & IO Write machine cycle.
- So, After instruction, A = 24H will get display at 05H port Address.



#### Memory Interfacing with 8085 µP

- ❖The programs and data that are executed by the microprocessor have to be stored in ROM/EPROM and RAM, which are basically semiconductor memory chips.
- ❖The programs and data that are stored in ROM/EPROM are not erased even when the power supply to the chip is removed. Hence, ROM/EPROM is called nonvolatile memory. It can be used to store permanent programs (e.g., monitor program, also known as system start-up program) and data (e.g., look-up table), which are necessary in microprocessor-based systems.
- ❖The difference between ROM and EPROM is that a ROM chip can be programmed only once, whereas an EPROM chip can be programmed many times after erasing the previously stored contents. The contents of an EPROM chip can be erased by passing UV rays for a few minutes through the quartz window situated at the top of the chip.

#### Memory Interfacing with 8085 µP

- ❖In a RAM, stored programs and data are erased when the **power supply** to the chip is **removed**. Hence, RAM is called **volatile memory**.
- ❖ Programs and data that are modified often are stored in the RAM. Examples of such programs and data include programs written during **software development** for a microprocessor-based system, programs written when one is learning assembly language programming, and data entered while testing these programs.
- ❖ RAM is also used to store data that are variable in nature. For example, data to be used by the programmer for arithmetic and logic operations can be stored in the RAM.
- ❖Data can only be read from a ROM or EPROM, whereas it can be written into and read from a RAM.

### Memory Interfacing with 8085 µP

- ❖Input and output devices, which are interfaced to the 8085, are essential in any microprocessor-based system. They can be interfaced using two schemes-I/O mapped I/O and memory-mapped I/O.
- ❖In the I/O-mapped I/O scheme, the I/O devices are treated differently from memory.
- ❖In the memory-mapped I/O scheme, each I/O device is assumed to be a memory location.
- ❖This chapter discusses the interfacing of the following:
  - i. EPROM and RAM chips with the 8085-using address decoders made of either logic gates or decoder ICs (e.g., 74LS138)
  - ii. I/O devices with the 8085-using I/O-mapped I/O and memory-mapped I/O schemes

# **Interfacing Memory Chips With 8085**

- ❖Since the 8085 has **16 address lines** (A0−A15), a maximum of **64KB** (= 2<sup>16</sup> bytes) of memory locations can be interfaced with it.
- ❖The memory address space of the 8085 (i.e., the range of memory addresses that can be addressed by the 8085) takes values from 0000H to FFFFH when represented in hexadecimal form.
- \*While executing a program, the 8085 microprocessor needs to access the memory regularly to read instructions and data and to store results.
- ❖The 8085 initiates a set of signals such as IO/M, RD, and WR when it wants to read from and write into memory.
- ❖Similarly, each memory chip has signals such as CE or CS (chip enable or chip select), OE or RD (output enable or read), and WE or WR (write enable or write) associated with it.
- ❖The memory interfacing circuit must match the processor's signals to the memory chip's signals.

\* When the 8085 wants to read from and write into memory, it activates the  $IO/\overline{M}$ ,  $\overline{RD}$  and  $\overline{WR}$  signals as shown in Table 6.1.

| Table 6.1 St | tatus of $IO/\overline{M}$ , | RD, an | d WR sign | als during | memory | read and | write operations |
|--------------|------------------------------|--------|-----------|------------|--------|----------|------------------|
|--------------|------------------------------|--------|-----------|------------|--------|----------|------------------|

| IO/M | RD | WR | Operation                                       |
|------|----|----|-------------------------------------------------|
| 0    | 0  | 1  | The 8085 reads data from memory (RAM or EPROM). |
| 0    | 1  | 0  | The 8085 writes data into memory (RAM).         |

❖ Using the  $IO/\overline{M}$ ,  $\overline{RD}$  and  $\overline{WR}$  signals, two control signals  $\overline{MEMR}$  (memory read) and  $\overline{MEMW}$  (memory write) are generated, such that only  $\overline{MEMR}$  is in logic 0 when data is being read from the RAM or EPROM and only  $\overline{MEMW}$  is in logic 0 when data is being written into the RAM.

❖ Figure 6.1 shows the circuit used for generation of  $\overline{MEMR}$  and  $\overline{MEMW}$  signals.



Fig. 6.1 Circuit used to generate MEMR and MEMW signals

\*When the  $IO/\overline{M}$  signal is high, both memory control signals are deactivated (i.e., in logic high state) irrespective of the status of the  $\overline{RD}$  and  $\overline{WR}$  signals. This is shown in the third row of Table 6.2.

 Table 6.2
 Relation between 8085's control signals and memory chip's control signals

| IO/M | RD | WR | MEMR | MEMW | Operation         |  |  |  |
|------|----|----|------|------|-------------------|--|--|--|
| 0    | 0  | 1  | 0    | 1    | Memory read       |  |  |  |
| 0    | 1  | 0  | 1    | 0    | Memory write      |  |  |  |
| 1    | X* | X* | 1    | 1    | I/O read or write |  |  |  |

Note: \* denotes don't care condition—either 0 or 1.



- ❖ Using  $IO/\overline{M}$ ,  $\overline{RD}$  and  $\overline{WR}$  we can generate four control signals: Memory Read, Memory Write, IO Read and IO Write.
- ❖  $IO/\overline{M}$  = Input-Output or Memory
  - ☐ If it is logic '1', IO operations should be done by 8085.
  - ☐ If it is logic '0', Memory operations should be done by 8085.
- RD = Read
  - □ It is Active Low signal which indicates read operation to be performed by 8085 over data lines.
  - ☐ This read operation may be there with memory or IO devices.
- WR = Write
  - □ It is Active Low signal which indicates write operation to be performed by 8085 over data lines.
  - ☐ This write operation may be there with memory or IO devices.

| TAT     |                            |                      |                 |                                       |
|---------|----------------------------|----------------------|-----------------|---------------------------------------|
| W       | $IO/\overline{M}$          | RD                   | $\overline{WR}$ | Control Signals                       |
|         | 0                          | 0                    | 1               | Memory Read - MEMR                    |
|         | 0                          | 1                    | 0               | Memory Write - MEMW                   |
|         | 1                          | 0                    | 1               | Input Output Read - $\overline{IOR}$  |
| Compile | d by Er. Y <b>a</b> tru Ho | arsha <b>1</b> Hiski | 0               | Input Output Write - $\overline{IOW}$ |



Fig. 4.8 Generation of MEMR, MEMW, IOR and IOW signals



Fig. 4.9 Generation of control signals using 3:8 decoder



# **Address Decoding**

- ❖ Consider that we have a microprocessor interfaced to both I/O device and also a memory chip. Now how to select between the two devices according to the requirement?
- ❖ For this purpose an address decoding circuit is used. An address decoding circuit aids in selecting the required I/O device or a memory chip.
- ❖ Let us discuss the concept of Memory interfacing and I/O interfacing here:
- ❖ The processor communicates with all the parts interconnected in the system through a common address and data bus. As a result of this, only one device can transmit data at a time and others can only receive that data. If more than one device attempt to send data through the bus at the same time, the proper communication among the devices does not become possible because the data sent by them gets garbled. To avoid this situation, ensuring that the proper device gets addressed at proper time, the technique called "address decoding" is used.

# **Address Decoding**

- Generally, there are two common methods for mapping address of these devices. They are:
  - □ **I/O Mapped I/O:** It can address 2<sup>8</sup>=256 bytes if mapped in I/O mode. They are used to read 8-bit data from or write 8-bit data to selected device. In this, the I/O device is addressed with 8-bit address.
  - □ **Memory Mapped I/O:** In this mode, the I/O devices are addressed with 16-bit address. The total addressing capability of the processor 8085 in this mode is  $2^{16} = 65536$  bytes = 64 KB.
- ❖ In both modes described above, depending on the addresses that are allocated to the device, the address decoding are categorized in the following two groups:
  - □ Unique Address Decoding: If all of the address lines available on that mapping mode are used for address decoding, then that decoding is called unique address decoding.
  - □ Non-unique Address Decoding: If all of the address lines available on that mapping mode are not used for address decoding, then that decoding is called non unique address decoding.

### **Memory Interfacing in Microprocessor 8085**

Draw the interfacing of a 4K EPROM having a starting address 2000H with 8085 microprocessor. Use demultiplexed address/data lines and 3-to-8 decoder (74LS138).

In momony Intentacing few types of Signals are realed

1 Address lines.

2 Data lines.

3 Control lines.

4 Chip select.

#### of 4K EPROM

- Address lines

=) 4K = 4 X K = 2 X 2 = 2 2

- 50, 12 Address lines are regid

- Data lines = 8

- Control Signal = Memory Read.

### Memory Mapping

| Memory Chip | Ais | A 14 | A13 | A12 | Au | Aio | Aq | A <sub>8</sub> | A <sub>7</sub> | A6 | As | Aų | A <sub>3</sub> | Az | Az | Ao | Address          |
|-------------|-----|------|-----|-----|----|-----|----|----------------|----------------|----|----|----|----------------|----|----|----|------------------|
| EProm       | 0   | 0    | (   | 0   | 0  | 0   | 0  | 0              | 0              | 0  | 0  | 0  | 0              | 0  | 0  | 0  | 2000 H<br>2FFF H |
| 4K          | 0   | 0    | ١   | 0   | ١  | ١   | •  | 1              | 1              | ١  | 1  | 1  | 1              | ١  | 1  | 1  | 2FFF H           |



### **Memory Interfacing in Microprocessor 8085**

Interface 4K EPROM and 16K RAM with 8085 processor. Write address range for both the memory chips and also show the address decoding logic.

```
In momony Interfacing few types of Signals are required

1) Address lines.

2) Data lines.

3) Combol lines.

4) Chip Select.
```

- Address lines  $\Rightarrow 4K = 4XK = 2X2 = 2^{10}$
- So total 12 Address lines are reged (Ao-AII)
- Data lines = 8 (Do-D7)
- Control lines = Memory Read.

3 16K RAM

- Address lines =) 16 K = 24 x 2 = 214
- Address lines = 14 (Ao-A13)
- Data lines = 8 (D0-D7)
- Wontrol lines = Momory Read

  4 Momory work

| Hemon Hab   |     |      |     |                 |     |     |    |    |                |                |    |    |    |                |    |    |        |
|-------------|-----|------|-----|-----------------|-----|-----|----|----|----------------|----------------|----|----|----|----------------|----|----|--------|
| Memory Chip | Ais | A 14 | A13 | A <sub>12</sub> | AII | Aio | Aq | Ag | A <sub>7</sub> | A <sub>6</sub> | As | A4 | A3 | A <sub>2</sub> | Az | Ao | Memory |
| EPROM       | 0   |      | 0   |                 |     |     |    |    |                |                |    |    |    |                |    |    | 0000 H |
| 4K          | 0   | 0    | 0   | 0               | 1   | 1   | 1  | 2  | 1              | 1              | 1  | 1  | 1  | 1              | 1  | 1  | OFFFH  |
| RAM         | 0   | 1    | O   | 0               | 0   | 0   | 0  | 0  | 0              | 0              | 0  | O  | O  | Ò              | 0  | 0  | 4000 H |
| 16 K        | 0   | 1    | 1   | 1<br>Con        | 1   | . 1 | 1  | 1  | 1<br>Hielzi    | 1              | 1  | 1  | 1  | 1              | 1  | 1  | 7FFF H |



### **Memory Interfacing in Microprocessor 8085**

Interface 8KB EPROM and 16KB RAM with 8085 processor using the chips of 4KB of EPROM and 8KB of RAM. Show decoding of IC with 74LS138 Decoder.

#### ~> 8 KB EPROM

of Address lines

$$\Rightarrow$$
 4k =  $2^2 \times 2^{10} = 2^{12}$ 

- NS 50, total 12 Address lines oranged [Ao-AII]
- ~ Data Imes = 8 [ Do-D7]
- ~ combol signed = memory feed.

#### > 16 KB PAM

- >> No of chips = 2 chips of 8KB FAM
- ~ Address lines

$$\Rightarrow 8K = 2^3 \times 2^{10} = 2^{(3)}$$

- N) So, total 13 Address lines. [Ao-A12]
- ~ Data lines = 8 [ Do-D7]
- ~ Control signed = memory Read, Memory write.

|  | Mer | Ron | Ma | PPi | ng |
|--|-----|-----|----|-----|----|
|--|-----|-----|----|-----|----|

| Memory Chip | Ais | A 14 | A13 | A12 | Au | Aio | Aq | Ag | A <sub>7</sub> | A <sub>6</sub> | As | A4 | A3 | A2 | Az | Ao | Address     |
|-------------|-----|------|-----|-----|----|-----|----|----|----------------|----------------|----|----|----|----|----|----|-------------|
| EPPOM 4KB   | 0   | 0    | 0   | 0   | 0  | 0   | 0  | 0  | 0              | 0              | 0  | 0  | 0  | 0  | 0  | 0  | 0000 H      |
| 1           | 0   | O    | 0   | 6   | 1  | ١   | ١  | )  | ١              | 1              | 1  | ١  | ١  | l  | 1  | 1  | OFFFH       |
| EPROM 4KB   | 0   | 0    | 0   | 1   | O  | 0   | 0  | 0  | 0              | 0              | 0  | 0  | 0  | 0  | 0  | 0  | 1000 H      |
| 2           | 0   | 0    | 0   | 1   | -1 | 1   | ١  | 1  | ı              | 1              | (  | 1  | ·  | ١  | l  | 1  | 7 £ ₽ ₽ ₽ ₽ |
| RAM 8KB     | O   | 0    | 1   | 0   | 0  | 0   | 0  | 0  | 0              | O              | 0  | 0  | 0  | 0  | 0  | 0  | 2000 H      |
| 1           | 0   | 0    | ١   | l   | ١  | )   | ١  | 1  | ١              | •              | 1  | 1  | 1  | ١  | l  | 1  | 3FFFH       |
| RAM 8KB     | 0   | ١    | O   | 0   | 0  | 0   | 0  | 0  | 0              | 0              | 0  | 0  | 0  | 0  | 0  | 0  | 4000H       |
| 2           | O   | ١    | 0   | ١   | 1  | 1   | 1  | 1  | 1              | 1              | ١  | 1  | 1  | 1  | ١  | 1  | 5FFF H      |

| Memor | m | ام و | pir | Bu |
|-------|---|------|-----|----|
| ,     |   |      |     |    |

| Memory Chip | Ais | A 14 | A13 | A12 | Au | Aio | Aq | Ag | A <sub>7</sub> | A6 | As | A <sub>4</sub> | A <sub>3</sub> | A <sub>2</sub> | Az | Ao | Address |
|-------------|-----|------|-----|-----|----|-----|----|----|----------------|----|----|----------------|----------------|----------------|----|----|---------|
| EPROM 4KB   | 0   | 0    | 0   | 0   | 0  | 0   | 0  | 0  | 0              | 0  | 0  | 0              | 0              | 0              | 0  | 0  | 0000 H  |
| 1           | 0   | 0    | O   | 6   | 1  | ١   | ١  | )  | ١              | 1  | 1  | ١              | ١              | 1              | 1  | 1  | OFFFH   |
| EPROM 4KB   | 0   | 0    | 0   | 1   | 0  | 0   | 0  | 0  | 0              | 0  | 0  | 0              | 0              | 0              | 0  | 0  | 1000 H  |
| 2           | 0   | 0    | 0   | 1   | ı  | 1   | 1  | 1  | ı              | 1  | (  | 1              | ι              | ١              | l  | 1  | 1666 H  |
| RAM 8KB     | O   | 0    | 1   | 0   | 0  | 0   | 0  | 0  | 0              | O  | 0  | 0              | 0              | 0              | 0  | 0  | 2000 H  |
| 1           | 0   | 0    | 1   | t   | ١  | 1   | 1  | 1  | 1              | 1  | 1  | 1              | 1              | ١              | l  | 1  | 3FFFH   |
| RAM 8KB     | 0   | ١    | 0   | 0   | 0  | O   | 0  | 0  | 0              | 0  | 0  | 0              | 0              | 0              | 0  | 0  | 4000H   |
| 2           | 0   | ١    | 0   | ١   | 1  | 1   | ١  | ١  | 1              | 1  | V  | 1              | (              | 1              | ١  | 1  | 5FFF H  |

+





# END OF UNIT 3 THANK YOU